DocumentCode :
3615108
Title :
An efficient on-chip network interface offering guaranteed services, shared-memory abstraction, and flexible network configuration
Author :
A. Radulescu;J. Dielissen;K. Goossens;E. Rijpkema;P. Wielage
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
Volume :
2
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
878
Abstract :
In this paper we present a network interface for an on-chip network. Our network interface decouples computation from communication by offering a shared-memory abstraction, which is independent of the network implementation. We use a transaction-based protocol to achieve backward compatibility with existing bus protocols such as AXI, OCP and DTL. Our network interface has a modular architecture, which allows flexible instantiation. It provides both guaranteed and best-effort services via connections. These are configured via network interface ports using the network itself, instead of a separate control interconnect. An example instance of this network interface with 4 ports has an area of 0.143 mm/sup 2/ in a 0.13 /spl mu/m technology, and runs at 500 MHz.
Keywords :
"Network-on-a-chip","Network interfaces","Computer networks","Protocols","Throughput","Delay","Hardware","Computer interfaces","Laboratories","Computer architecture"
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268998
Filename :
1268998
Link To Document :
بازگشت