DocumentCode :
3615674
Title :
Scheduling of iterative algorithms on FPGA with pipelined arithmetic unit
Author :
P. Sucha;Z. Pohl;Z. Hanzalek
Author_Institution :
Dept. of Control Eng., Czech Tech. Univ., Prague, Czech Republic
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
404
Lastpage :
412
Abstract :
This paper presents a scheduling technique for a library of arithmetic logarithmic modules for FPGA illustrated on a RLS filter for active noise cancellation. The problem under assumption is to find an optimal periodic cyclic schedule satisfying the timing constraints. The approach is based on a transformation to monoprocessor cyclic scheduling with precedence delays. We prove that this problem is NP-hard and we suggest a solution based on integer linear programming that allows to minimize completion time. Finally experimental results of optimized RLS filter are shown.
Keywords :
"Iterative algorithms","Field programmable gate arrays","Arithmetic","Resonance light scattering","Libraries","Active filters","Noise cancellation","Timing","Delay","Integer linear programming"
Publisher :
ieee
Conference_Titel :
Real-Time and Embedded Technology and Applications Symposium, 2004. Proceedings. RTAS 2004. 10th IEEE
ISSN :
1545-3421
Print_ISBN :
0-7695-2148-7
Type :
conf
DOI :
10.1109/RTTAS.2004.1317287
Filename :
1317287
Link To Document :
بازگشت