DocumentCode :
3615847
Title :
Pipelined parallel architecture for high throughput MAP detectors
Author :
R. Ratnayake; Gu-Yeon Wei;A. Kavcic
Author_Institution :
Div. of Eng. & Appl. Sci., Harvard Univ., Cambridge, MA, USA
Volume :
2
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Lastpage :
505
Abstract :
A maximum a posteriori probability (MAP) detector based on a forward only algorithm with high throughput is considered in this paper. MAP gives the optimal performance and, with Turbo decoding, can achieve performance close to the channel capacity limits. Deep pipelined architecture for the forward only method is presented and compared with the other throughput-increasing methods. Simulation results based on the iterative MAP-LDPC (low-density parity check) system are shown. Hardware implementation issues that exploit the regularities of the structure are also discussed.
Keywords :
"Parallel architectures","Throughput","Detectors","Viterbi algorithm","Iterative algorithms","Delay","Hardware","Bit error rate","Parallel processing","Iterative decoding"
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS ´04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1329319
Filename :
1329319
Link To Document :
بازگشت