DocumentCode :
3616269
Title :
Adaptive equalization and data recovery in a dual-mode (PAM2/4) serial link transceiver
Author :
V. Stojanovic;A. Ho;B. Garlepp;F. Chen;J. Wei;E. Alon;C. Werner;J. Zerbe;M.A. Horowitz
Author_Institution :
Rambus Inc., Los Altos, CA, USA
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
348
Lastpage :
351
Abstract :
To achieve high bit rates link designers are using more sophisticated communication techniques, often turning to 4PAM transmission or decision-feedback equalization (DFE). Interestingly, with only minor modification the same hardware needed to implement a 4PAM system can be used to implement a loop-unrolled single-tap DFE receiver. To get the maximum performance from either technique, the link has to be tuned to match the specific channel it is driving. Adaptive equalization using data based update filtering allows continuous updates while minimizing the required sampler front-end hardware and significantly reduces the cost of implementation in multi-level signaling schemes. A transceiver chip was designed and fabricated in 0.13 /spl mu/m CMOS process to investigate dual-mode operation and the modifications of the standard adaptive algorithms necessary to operate in high-speed link environments.
Keywords :
"Adaptive equalizers","Transceivers","Decision feedback equalizers","Hardware","Bit rate","Turning","Adaptive filters","Filtering","Costs","Algorithm design and analysis"
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2004. Digest of Technical Papers. 2004 Symposium on
Print_ISBN :
0-7803-8287-0
Type :
conf
DOI :
10.1109/VLSIC.2004.1346611
Filename :
1346611
Link To Document :
بازگشت