• DocumentCode
    3616626
  • Title

    A power cut-off technique for gate leakage suppression [CMOS logic circuits]

  • Author

    M. Drazdziulis;P. Larsson-Edefors;D. Eckerbert;H. Eriksson

  • Author_Institution
    Dept. of Comput. Eng., Chalmers Univ. of Technol., Goteborg, Sweden
  • fYear
    2004
  • fDate
    6/26/1905 12:00:00 AM
  • Firstpage
    171
  • Lastpage
    174
  • Abstract
    Gate leakage power dissipation is predicted to overtake subthreshold leakage power within the next few years thus adding further problems for designers trying to meet a strict power budget. In this paper, a power cut-off technique is proposed, which in sleep mode suppresses not only subthreshold leakage but also gate leakage. The proposed technique displays a combination of low total leakage power and short wake-up time.
  • Keywords
    "Gate leakage","Leakage current","CMOS logic circuits","Subthreshold current","Rails","Clocks","Inverters","Power dissipation","Displays","CMOS technology"
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 2004. ESSCIRC 2004. Proceeding of the 30th European
  • Print_ISBN
    0-7803-8480-6
  • Type

    conf

  • DOI
    10.1109/ESSCIR.2004.1356645
  • Filename
    1356645