DocumentCode :
3617959
Title :
Optimization issues in combined chip and symbol level equalization for downlink WCDMA receivers
Author :
A. Bastug;D.T.M. Slock
Author_Institution :
Philips Semicond., Sophia Antipolis, France
Volume :
1
fYear :
2004
fDate :
6/26/1905 12:00:00 AM
Firstpage :
893
Abstract :
Receiver structures that have been proposed for the WCDMA downlink comprise chip level channel equalizers to restore code orthogonality and symbol level Linear Minimum Mean Square Error (LMMSE) receivers that furthermore exploit subspace structure in the signal due to unused codes. In this paper we focus on receivers for high-speed downlink communications. The combined transmission system, comprising spreading and channel filtering, is time-varying at chip rate in WCDMA systems, which makes LMMSE receivers necessarily highly time-varying. We consider the case of multicode high-rate communications (HSDPA) where interchip and intercode interference dominate. We discuss optimization issues appearing in the advantageous combination of chip-level and iterative symbol-level equalization. Furthermore, iterative symbol-level operations allow for a continuous operation between linear and nonlinear receivers.
Keywords :
"Downlink","Multiaccess communication","Intersymbol interference","Interference cancellation","Time varying systems","3G mobile communication","Equalizers","Signal restoration","Mean square error methods","Filtering"
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2004. Conference Record of the Thirty-Eighth Asilomar Conference on
Print_ISBN :
0-7803-8622-1
Type :
conf
DOI :
10.1109/ACSSC.2004.1399267
Filename :
1399267
Link To Document :
بازگشت