Title : 
Synthesis of reconfigurable multiplier blocks: part I - fundamentals
         
        
            Author : 
S.S. Demirsoy;I. Kale;A.G. Dempster
         
        
            Author_Institution : 
Appl. DSP & VLSI Res. Group, Univ. of Westminster, London, UK
         
        
        
            fDate : 
6/27/1905 12:00:00 AM
         
        
        
            Abstract : 
Reconfigurable multiplier blocks (ReMB) offer significant area, delay and possibly power reduction in time-multiplexed implementation of multiple constant multiplications. This paper and its companion paper (subtitled Part II - algorithm) together present a systematic synthesis method for single input single output (SISO) and single input multiple output (SIMO) ReMB designs. This paper presents the necessary foundation and terminology needed for developing a systematic synthesis technique. The companion paper illustrates the synthesis method through examples. The method proposed achieves reduced logic-depth and area over standard multipliers/multiplier blocks.
         
        
            Keywords : 
"Filter bank","Digital filters","Field programmable gate arrays","Algorithm design and analysis","Digital signal processing","Delay","Finite impulse response filter","Very large scale integration","Information systems","Australia"
         
        
        
            Conference_Titel : 
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
         
        
            Print_ISBN : 
0-7803-8834-8
         
        
        
            DOI : 
10.1109/ISCAS.2005.1464643