DocumentCode :
3619846
Title :
An 8.3GHz dual supply/threshold optimized 32b integer ALU-register file loop in 90nm CMOS
Author :
S.K. Hsu;A. Agarwal;K. Roy;R.K. Krishnamurthy;S. Borkar
Author_Institution :
Circuits Res. Labs, Intel Corp., Hillsboro, OR, USA
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
103
Lastpage :
106
Abstract :
In high performance microprocessors, integer execution cores are one of the hottest thermal spots and peak current/power delivery limiters. This paper describes a dual-supply and dual-threshold optimized 32-bit integer execution ALU and register file loop for 8.3GHz operation in 1.2V, 90nm CMOS technology. Aggressive supply/threshold scaling on the ALU and nominal supply/threshold on the register file enables up to 25% peak energy reduction without sacrificing performance or array bit-cells stability. A hybrid split-output style CVSL sequential level converter at the ALU-register file interface is also described for robust, DC power free dual-V/sub cc/ operation. The proposed sequential occupies 10% smaller area, and saves 11% active leakage power and 14% worst case switching power as compared to conventional CVSL style sequential at the same performance.
Keywords :
"Delay","CMOS technology","Flip-flops","Microprocessors","Radio frequency","Circuits","Registers","Robust stability","Permission","Performance analysis"
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2005. ISLPED ´05. Proceedings of the 2005 International Symposium on
Print_ISBN :
1-59593-137-6
Type :
conf
DOI :
10.1145/1077603.1077630
Filename :
1522744
Link To Document :
بازگشت