DocumentCode :
3620692
Title :
Delay locked loop with linear delay element
Author :
G. Jovanovic;M. Stojcev;D. Krstic
Author_Institution :
Fac. of Electron. Eng., Aleksandra Medvedeva, Nis, Serbia
Volume :
2
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
397
Abstract :
Delay locked loops (DLLs) and phase locked loops (PLLs) are used in synchronous digital systems in order to improve timings, i.e. to minimize negative effects of skew and jitter in the clock distribution network. In this paper, we propose an efficient DLL architecture implemented with linear delay element. Linearization is achieved by modifying the classical hardware structures of the bias and charge pump circuits (Y. Moon et al., 2000). Namely, in our proposal both circuits, instead of single ended use differential input/output structure. This allows us to realize process independent and temperature compensated DLL circuit. Simulation results, that relate to models of 1.2 /spl mu/m CMOS double-poly double-metal technology, show that the proposed DLL has linear delay regulation and stable lock-in for supply voltage, temperature, and parameter´s technology process variations, in the full range of regulation.
Keywords :
"Delay lines","Circuits","CMOS technology","Delay effects","Phase locked loops","Digital systems","Timing jitter","Clocks","Hardware","Charge pumps"
Publisher :
ieee
Conference_Titel :
Telecommunications in Modern Satellite, Cable and Broadcasting Services, 2005. 7th International Conference on
Print_ISBN :
0-7803-9164-0
Type :
conf
DOI :
10.1109/TELSKS.2005.1572136
Filename :
1572136
Link To Document :
بازگشت