DocumentCode :
3620871
Title :
Optimization of finite interval CMA implementation for FPGA
Author :
A. Hermanek;J. Schier;P. Sucha;Z. Hanzalek
Author_Institution :
Inst. of Inf. Theory & Autom., Acad. of Sci. of the Czech Republic, Czech Republic
fYear :
2005
fDate :
6/27/1905 12:00:00 AM
Firstpage :
75
Lastpage :
80
Abstract :
The paper deals with optimization of an FPGA implementation of iterative algorithms with nested loops, using integer linear programming. The scheduling is demonstrated on an example of the FI-CMA blind equalization algorithm, with implementation using limited (and small) number of arithmetic units with non-zero latency. The optimization is based on cyclic scheduling with precedence delays for distinct dedicated processors. The approach is based on construction of an optimally scheduled abstract model, modeling imperfectly nested loops.
Keywords :
"Field programmable gate arrays","Iterative algorithms","Integer linear programming","Processor scheduling","Delay","Equalizers","Scheduling algorithm","Arithmetic","Information theory","Automation"
Publisher :
ieee
Conference_Titel :
Signal Processing Systems Design and Implementation, 2005. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-9333-3
Type :
conf
DOI :
10.1109/SIPS.2005.1579842
Filename :
1579842
Link To Document :
بازگشت