Title :
Memory management unit-a new principle for LRU implementation
Author :
G. Stefan;F. Draghici
Author_Institution :
Fac. of Electron., Polytech. Inst., Bucharest, Romania
fDate :
6/13/1905 12:00:00 AM
Abstract :
A new principle is presented for a memory management unit (MMU) which contains a new circuit for LRU (least recently used) implementation. A MMU has been chosen for study. It works with a 24-b address processor for which it facilitates access to a virtual memory (VM) of 16 Mwords, available on a disk, through the assistance of a paginated dynamic primary memory (PM) of 1 Mword, which keeps the most recently used (MRU) pages.
Keywords :
"Memory management","Clocks","Automatic control","Cache memory","Strontium","Shift registers","Logic circuits"
Conference_Titel :
Electrotechnical Conference, 1991. Proceedings., 6th Mediterranean
Print_ISBN :
0-87942-655-1
DOI :
10.1109/MELCON.1991.162008