Title : 
Design and verification methodology for reconfigurable designs in atmel FPSLIC
         
        
            Author : 
J. Kadlec;M. Danek
         
        
            Author_Institution : 
Dept. of Signal Process., UTIA AV CR
         
        
        
            fDate : 
6/28/1905 12:00:00 AM
         
        
        
        
            Abstract : 
Partial dynamic reconfiguration enables designs with increased functional density and lower power consumption, but on the other hand it increases the complexity of the design process. This paper describes a methodology and design flow for designs with dynamic reconfiguration in the DSP and control domain. The described design flow starts with a description in Matlab/Simulink that is converted to Handel-C and then compiled through VHDL to EDIF, and finally to FPGA configuration. The methodology and design flow are demonstrated on implementation examples with simple floating point IP cores targeting the Atmel AT94K FPSLIC device
         
        
            Keywords : 
Design methodology
         
        
        
            Conference_Titel : 
Design and Diagnostics of Electronic Circuits and systems, 2006 IEEE
         
        
            Print_ISBN : 
1-4244-0185-2
         
        
        
            DOI : 
10.1109/DDECS.2006.1649577