DocumentCode :
3622111
Title :
Dependability Computation for Fault Tolerant Reconfigurable Duplex System
Author :
P. Kubalik;R. Dobias;H. Kubatova
Author_Institution :
Dept. of Comput. Sci. & Eng., Czech Tech. Univ., Prague
fYear :
2006
fDate :
6/28/1905 12:00:00 AM
Firstpage :
98
Lastpage :
100
Abstract :
This paper describes a design method for highly reliable digital circuits based on totally self checking blocks implemented in FPGAs. The dependability model and dependability calculations are proposed. The self checking blocks are based on a parity predictor. These blocks are linked together to form a compound design. Our adapted duplex system is used as a basic structure to increase availability parameters and protect system against single even upsets (SEUs). This adapted duplex system is realized by two FPGAs, where each FPGA can be reconfigured when a fault is detected. Availability parameters have been calculated by dependability Markov models
Keywords :
"Fault tolerant systems","Field programmable gate arrays","Circuit faults","Single event transient","Fault detection","Electrical fault detection","Availability","Design methodology","Protection","Safety"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and systems, 2006 IEEE
Print_ISBN :
1-4244-0185-2
Type :
conf
DOI :
10.1109/DDECS.2006.1649586
Filename :
1649586
Link To Document :
بازگشت