DocumentCode :
3622976
Title :
RT level test scheduling
Author :
J. Blatny;Z. Kotasek;J. Hlavicka
Author_Institution :
Dept. of Comput. Sci. & Eng., Tech. Univ. of Brno, Czech Republic
fYear :
1993
fDate :
6/15/1905 12:00:00 AM
Firstpage :
499
Lastpage :
500
Abstract :
The paper describes a new model of exploiting parallelism in testing of VLSI circuits. A circuit at the register transfer level is denoted as an RTL circuit. The model utilizes the concept of TACG (test application conflict graph). For the testing process the resource utilization model was defined and used for the TACG construction. The problem of concurrent test application is transformed to the one of TACG coloring and covering its nodes. Thus, the graph theory algorithms can be utilized for an RT level test scheduling. A methodology was defined that can be utilized during VLSI circuit design process, the final goal of which is to reduce the overall test application time of an RTL circuit.
Keywords :
"Circuit testing","Resource management","Very large scale integration","Processor scheduling","Computer science","Test pattern generators","Application software","Graph theory","Circuit synthesis","Parallel processing"
Publisher :
ieee
Conference_Titel :
European Test Conference, 1993. Proceedings of ETC 93., Third
Print_ISBN :
0-8186-3360-3
Type :
conf
DOI :
10.1109/ETC.1993.246599
Filename :
246599
Link To Document :
بازگشت