Title :
Transformation-based register optimization in high-level synthesis
Author :
R. Karri;A. Orailoglu
Author_Institution :
Dept. of Comput. Sci. & Eng., California Univ., La Jolla, CA, USA
fDate :
6/14/1905 12:00:00 AM
Abstract :
A novel approach to temporary register minimization that exploits the power of behavioral transformations is proposed. Behavioral transformations allow one to reduce the register requirements below the inherent lower bound imposed by the structure of the input flow graph. Specifically, the transformations minimize the lifetimes of registers in a scheduled flow graph. The transformations are applied across clock cycle boundaries with peak register use. Preliminary results for the benchmark examples show a significant reduction in the number of registers.
Keywords :
"High level synthesis","Flow graphs","Registers","Microarchitecture","Clocks","Built-in self-test","Very large scale integration","Design methodology","Voting","Scheduling"
Conference_Titel :
Signals, Systems and Computers, 1992. 1992 Conference Record of The Twenty-Sixth Asilomar Conference on
Print_ISBN :
0-8186-3160-0
DOI :
10.1109/ACSSC.1992.269091