DocumentCode :
3623148
Title :
Simulated annealing based yield enhancement of layouts
Author :
R. Karri;A. Orailoglu
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
fYear :
1994
Firstpage :
166
Lastpage :
169
Abstract :
This paper presents DEFT, a system for synthesizing defect-tolerant layouts, that in-grains tolerance to fabrication induced defects. This is accomplished by dispersing nets with large overlaps into nonadjacent tracks. DEFT also affords trade-offs between area (measured as the number of tracks) and yield of the resulting layout. The defect-tolerant layouts synthesized by DEFT have been consistently superior to those generated by other layout synthesis systems.
Keywords :
"Simulated annealing","Fabrication","Routing","Very large scale integration","Circuit faults","Circuit synthesis","Wire","Control system synthesis","Computational modeling","Area measurement"
Publisher :
ieee
Conference_Titel :
VLSI, 1994. Design Automation of High Performance VLSI Systems. GLSV ´94, Proceedings., Fourth Great Lakes Symposium on
Print_ISBN :
0-8186-5610-7
Type :
conf
DOI :
10.1109/GLSV.1994.289975
Filename :
289975
Link To Document :
بازگشت