DocumentCode :
3623189
Title :
Rapid prototyping of fault tolerant VLSI systems
Author :
R. Karri;K. Hogstedt;A. Orailoglu
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
fYear :
1994
Firstpage :
126
Lastpage :
131
Abstract :
We relate fault-tolerance constraints to chip area and present a methodology for rapidly compiling an algorithmic description into area-efficient fault-tolerant VLSI ICs. Whereas detection and recovery from environment induced transient faults is accomplished by checkpointing and rollback, uninterrupted operation for the lifetime of a mission is ensured by injecting redundancy. Towards validating this methodology, we synthesized fault tolerant implementations of a 16-point FIR filter starting from an algorithmic description. These fault-tolerant designs were then critically appraised.
Keywords :
"Prototypes","Fault tolerant systems","Very large scale integration","Fault tolerance","Microarchitecture","Fault detection","Design methodology","Clocks","Checkpointing","Appraisal"
Publisher :
ieee
Conference_Titel :
High-Level Synthesis, 1994., Proceedings of the Seventh International Symposium on
Print_ISBN :
0-8186-5785-5
Type :
conf
DOI :
10.1109/ISHLS.1994.302331
Filename :
302331
Link To Document :
بازگشت