DocumentCode :
3623937
Title :
Timing verification of NMOS logic circuits
Author :
E. Macii;J. Wilson
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado Univ., Boulder, CO, USA
Volume :
2
fYear :
1993
Firstpage :
518
Abstract :
A set of procedures that can be used to check NMOS logic circuits for timing errors is presented. The procedures find the path which could cause timing errors, and calculate the delays along those paths. The determination of these delays can be performed either before layout, using estimated values for the interconnected capacitance, or after layout, when the exact values are available. The advantage of using path delay computation for timing verification, as opposed to detailed timing simulation, is also discussed.
Keywords :
"Timing","MOS devices","Logic circuits","Clocks","Propagation delay","Delay estimation","Capacitance","Delay effects","Computer errors","Computational modeling"
Publisher :
ieee
Conference_Titel :
Communications, Computers and Signal Processing, 1993., IEEE Pacific Rim Conference on
Print_ISBN :
0-7803-0971-5
Type :
conf
DOI :
10.1109/PACRIM.1993.407308
Filename :
407308
Link To Document :
بازگشت