DocumentCode :
3624874
Title :
Efficient FPGA Implementation of Equalizer for Finite Interval Constant Modulus Algorithm
Author :
Premysl Sucha;Zdenek Hanzalek;Antonin Hermanek;Jan Schier
Author_Institution :
Centre for Applied Cybernetics, Department of Control Engineering, Czech Technical University in Prague, suchap@fel.cvut.cz
fYear :
2006
Firstpage :
1
Lastpage :
10
Abstract :
This paper deals with the optimization of iterative algorithms with matrix operations or nested loops for hardware implementation in Field Programmable Gate Arrays (FPGA), using Integer Linear Programming (ILP). The method is demonstrated on an implementation of the Finite Interval Constant Modulus Algorithm, proposed for 4G communication systems. We used two pipelined arithmetic ibraries based on the logarithmic number system or the floating-point number system, using the widely known IEEE format for the floating-point calculations required in the algorithm. Traditional approaches to the scheduling of nested loops lead to a relatively large code, which is unsuitable for FPGA implementation. This paper presents a new high-level synthesis methodology, which models both, iterative loops and imperfectly nested loops, by means of the system of linear inequalities. Moreover, memory access is considered as an additional resource constraint. Since the solutionns of ILP formulated problems are known to be computationally intensive, important part of the article is devoted to the reduction of the problem size.
Keywords :
"Field programmable gate arrays","Equalizers","Processor scheduling","Optimal scheduling","Iterative algorithms","Signal processing algorithms","Scheduling algorithm","Hardware","Integer linear programming","Libraries"
Publisher :
ieee
Conference_Titel :
Industrial Embedded Systems, 2006. IES ´06. International Symposium on
ISSN :
2150-3109
Print_ISBN :
0-7803-9759-2
Electronic_ISBN :
2150-3117
Type :
conf
DOI :
10.1109/IES.2006.357484
Filename :
4197507
Link To Document :
بازگشت