Title :
Filter Hardware Cost Reduction by Means of Error Feedback
Author :
Jakub Stastny;Lukas Ruckay
Author_Institution :
LaBiS/FPGA-Lab, Dept. of Circuit Theory, Czech Technical University, Technick? 2, 166 27 Praha, Czech Republic, stastn, http://amber.feld.cvut.cz/fpga, j1@seznam.cz
fDate :
4/1/2007 12:00:00 AM
Abstract :
The article presents an uncommon application of the error feedback-improved IIR filter. A simple method to reduce the hardware cost (silicon area) of the biquadratic section implementation by means of error feedback (EF) is described. The optimization method utilizes the fact that the filter with an EF is more resistant to roundoff noise than a filter without it. An iterative method is used to reduce the occupied silicon area. First the standard IIR filter is designed with the requested quantization properties. Then the EF-improved biquadratic section is designed to attain the same roundoff noise properties. The occupied silicon areas of both solutions are compared then. Although implementation of EF results in more arithmetic components and more complex filter control, the resulting structure attaining the same quantization noise is smaller under defined circumstances (filter with poles close to the unit circle). Results show it is possible to spare up to 22% of the occupied silicon area. Our findings are valid for FPGA as well as ASIC implementation of the IIR filters. Our method has an advantage in using a standard and already verified filtering IP core which results in design time reduction.
Keywords :
"Hardware","Costs","Feedback","IIR filters","Silicon","Quantization","Optimization methods","Iterative methods","Arithmetic","Field programmable gate arrays"
Conference_Titel :
Radioelektronika, 2007. 17th International Conference
Print_ISBN :
1-4244-0821-0
DOI :
10.1109/RADIOELEK.2007.371442