Title :
Cost-Efficient Synthesis for Sequential Circuits Implemented Using Embedded Memory Blocks of FPGA´s
Author :
Grzegorz Borowik;Bogdan Falkowski;Tadeusz Luba
Author_Institution :
Warsaw University of Technology, Institute of Telecommunications, Nowowiejska 15/19, 00-665 Warsaw, Poland
fDate :
4/1/2007 12:00:00 AM
Abstract :
Modern FPLD devices have a very complex structure. They combine PLA-like structures as well as FPGA´s and even memory-based structures. However, the lack of an appropriate synthesis method does not allow the features of the modern FPLD´s to be fully exploited. In this paper, an important problem of state assignment for an FSM as an extension of the previous research on ROM-based FSM implementation is presented. We pinpoint the sources of additional optimization of the functional decomposition and relate them to the state encoding conditions. The method is based on a reduction of a state assignment problem to a graph coloring problem. To this end, the so called multi-graph of incompatibility of memory T-words is applied. As a result, a new design technique for implementation of sequential circuits using embedded memory blocks of FPGA´s has been developed. Preliminary experimental results are extremely encouraging.
Keywords :
"Circuit synthesis","Sequential circuits","Field programmable gate arrays","Logic devices","Random access memory","Logic arrays","Read only memory","Logic programming","Encoding","Programmable logic devices"
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2007. DDECS ´07. IEEE
Print_ISBN :
1-4244-1161-0
DOI :
10.1109/DDECS.2007.4295261