Title :
Implementation of Constrained 1-Bit Transform Based Motion Estimation Algorithm with An FPGA Based Architecture
Author :
Anil Celebi;Oguzhan Urhan;Sarp Erturk;Gunhan Dundar
Author_Institution :
Elektronik ve Haberle?me M?hendisli?i B?l?m?, Kocaeli ?niversitesi, Kocaeli
fDate :
6/1/2007 12:00:00 AM
Abstract :
In this work a novel FPGA based hardware is proposed to implement the constrained one-bit transform based block motion estimation algorithm to facilitate real time operation. The designed system occupies a small area in a general purpose FPGA fabric and, that is why it is efficient to implement a whole video coding architecture on a single ASIC chip or an FPGA. The designed system can perform the motion estimation task for a 352 ? 288 pixel sized image frame at a speed of 50 frames/second. The designed hardware can further be multiplexed to increase the parallelism for a real time operation for higher image frame sizes, e.g. for HDTV applications.
Keywords :
"Motion estimation","Field programmable gate arrays","Application specific integrated circuits","Hardware","Digital signal processing","Signal processing algorithms","Fabrics","Video coding","Pixel","HDTV"
Conference_Titel :
Signal Processing and Communications Applications, 2007. SIU 2007. IEEE 15th
Print_ISBN :
1-4244-0719-2
DOI :
10.1109/SIU.2007.4298727