DocumentCode :
3626132
Title :
Exploiting Parallelism in Double Path Adders´ Structure for Increased Throughput of Floating Point Addition
Author :
Alexandru Amaricai;Mircea Vladupiu;Lucian Prodan;Mihai Udrescu;Oana Boncalo
Author_Institution :
University of Timisoara
fYear :
2007
Firstpage :
132
Lastpage :
137
Abstract :
This paper proposes a novel approach for increasing the performance of the floating point addition, by efficiently exploiting both paths from the classical double path adder. Thus, it becomes possible to execute two floating point additions simultaneously using a single adder, each on a different path. Performing two floating point additions in this manner will requires duplication of the signs and exponent computation modules. The cost estimates show a 20% increase of the active area for the proposed adder compared with other floating point adders. In terms of performance, the latency of the proposed adder is slightly higher with respect to other double path adders. However, the increased latency is compensated by the increased throughput obtained.
Keywords :
"Throughput","Adders","Delay","Circuits","Parallel processing","Costs","Concurrent computing","Computer architecture","Computer science","Design optimization"
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2007. DSD 2007. 10th Euromicro Conference on
Print_ISBN :
0-7695-2978-X;978-0-7695-2978-3
Type :
conf
DOI :
10.1109/DSD.2007.4341460
Filename :
4341460
Link To Document :
بازگشت