Title :
Power Reduction Technique for Successive-Approximation Analog-to-Digital Converters
Author :
Dragan B. Stankovic;Mile K. Stojcev;Goran Lj. Djordjevic
Author_Institution :
Faculty of Electronic Engineering, Aleksandra Medvedeva 14, 18000 Nis, Serbia, E-mail: gagi@elfak.ni.ac.yu
Abstract :
This paper addresses the problem of reducing power consumption in successive approximation ADC architecture as a building block of power-aware electronic devices. Two binary search control algorithms, intended to decrease the total ADC´s consumed energy during the conversion cycle are proposed in this paper. Both algorithms take advantage of sensor input signal properties and dynamically reduce the number of conversion steps in order to save energy. Metrics for evaluating energy efficiency of the conversion process, called energy reduction factor, Fer is involved. Simulation results show that energy saving per conversion cycle of up to 25 % can be obtained.
Keywords :
"Analog-digital conversion","Energy consumption","Energy efficiency","Energy resolution","Hardware","Circuits","Capacitors","Signal resolution","Delta-sigma modulation","Clocks"
Conference_Titel :
Telecommunications in Modern Satellite, Cable and Broadcasting Services, 2007. TELSIKS 2007. 8th International Conference on
Print_ISBN :
978-1-4244-1467-3
DOI :
10.1109/TELSKS.2007.4376012