Title :
Design methodology for a CMOS based power amplifier deploying a passive inductor
Author :
M. Bozanic;S. Sinha
Author_Institution :
University of Pretoria, CEFIM, 0002, South Africa
Abstract :
This paper presents the design methodology of an integrated power amplifier (PA), and coins the methodology as a software routine: for a given set of PA specifications, CMOS process parameters, the routine computes the passive component values for a Class-E based PA. The routine includes the matching network for standard impedance loads. The program also provides its user with a spiral inductor calculator, which can be used to determine inductance and parasitic values for an integrated square planar spiral inductor. The same tool has the ability to extract SPICE (tSPICE) netlist of inductor geometry, which can be used in the post-layout simulations of the PA. Operation of the program was demonstrated by simulations in AMS 0.35 mum single-supply process for a 10 dBm, 2.4 GHz PA design.
Keywords :
"Design methodology","Power amplifiers","Inductors","Spirals","Solid modeling","CMOS process","Computer networks","Software standards","Impedance","Inductance"
Conference_Titel :
AFRICON 2007
Print_ISBN :
978-1-4244-0986-0
Electronic_ISBN :
2153-0033
DOI :
10.1109/AFRCON.2007.4401587