Title :
An efficient H.264 intra frame coder system design
Author :
Ilker Hamzaoglu; Ozgur Tasdizen; Esra Sabin
Author_Institution :
Faculty of Engineering and Natural Sciences, Sabanci University 34956, Tuzla, Istanbul, Turkey
Abstract :
In this paper, we present an efficient H.264 / MPEG4 Part 10 Intra Frame Coder System. The system achieves real-time performance for portable applications with low hardware cost, and it includes a novel intra prediction hardware design. The proposed hardware is implemented in Verilog HDL. The Verilog RTL code works at 71 MHz in a Xilinx Virtex II FPGA and it code 35 CIF frames (352×288) per second. The system also includes a software running on an Arm926EJS processor for implementing pre-processing and post-processing functions. The H.264 Intra Frame Coder hardware and software are demonstrated to work together on an Arm Versatile Platform development board.
Keywords :
Very large scale integration
Conference_Titel :
Very Large Scale Integration, 2007. VLSI - SoC 2007. IFIP International Conference on
Print_ISBN :
978-1-4244-1709-4
Electronic_ISBN :
2324-8440
DOI :
10.1109/VLSISOC.2007.4402498