DocumentCode :
3626957
Title :
Technological constrains of bulk FinFET structure in comparison with SOI FinFET
Author :
Mirko Poljak;Vladimir Jovanovic;Tomislav Suligoj
Author_Institution :
Department of Electronics, Microelectronics, Computing and Intelligent Systems, Faculty of Electrical Engineering and Computing, Croatia
fYear :
2007
Firstpage :
1
Lastpage :
2
Abstract :
In order to obtain bulk FinFET characteristics that closely match SOI FinFET characteristics, meaning DIBL below 70 mV/V @ ID = 10-6 A and subthreshold swing below 100 mV/dec @ VDS = 1.2 V, source/drain junction depths must be aligned to the bottom of the gate and the fin width of the bulk FinFET must be 20 nm at most assuming the gate length of 50 nm. Bulk FinFET characteristics can be improved by reducing S/D junction depth with respect to the bottom of the gate (e.g. Deltaxj = -10 nm), which can be easily accomplished in fabrication.
Keywords :
"FinFETs","CMOS technology","Educational institutions","MOSFET circuits","Numerical simulation","Microelectronics","Intelligent systems","Intelligent structures","CMOS process","Isolation technology"
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium, 2007 International
Print_ISBN :
978-1-4244-1891-6
Type :
conf
DOI :
10.1109/ISDRS.2007.4422327
Filename :
4422327
Link To Document :
بازگشت