DocumentCode :
3627924
Title :
26 kbit Two Transistor Low Voltage/Low Power NOR Charge Trapping Flash Memory with HfSiON and TiN Metal gate
Author :
D. S. Golubovic;M. J. van Duuren;M. Boutchich;N. Akil
Author_Institution :
NXP - TSMC Research Centre, Kapeldreef 75, B - 3001 Leuven, Belgium
fYear :
2008
Firstpage :
60
Lastpage :
61
Abstract :
In this paper, the 2T NOR CTNVM with HfSiON and TiN metal gate has been investigated using 128 bit and 26 kbit array vehicles, which are programmed/erased by direct tunnelling of electrons/holes from the Si channel. It has been demonstrated that with programme/erase (P/E) voltages as low as plusmn10 V, a threshold voltage (VT) window in excess of 4V can be achieved with 1 ms - 10 ms pluses, combined with an excellent endurance up to 10 P/E cycles and a good room temperature retention.
Keywords :
"Low voltage","Flash memory","Tin","Character generation","Temperature","Dielectrics","Tunneling","Silicon compounds","Vehicles","Threshold voltage"
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Applications, 2008. VLSI-TSA 2008. International Symposium on
ISSN :
1524-766X
Print_ISBN :
978-1-4244-1614-1
Type :
conf
DOI :
10.1109/VTSA.2008.4530798
Filename :
4530798
Link To Document :
بازگشت