DocumentCode :
3628008
Title :
Controllable Local Clock Signal Generator for Deep Submicron GALS Architectures
Author :
Artur L. Sobczyk;Arkadiusz W. Luczyk;Witold A. Pleskacz
Author_Institution :
Warsaw University of Technology, Institute of Microelectronics and Optoelectronics, ul. Koszykowa 65, 00-661 Warsaw, Poland, Twinteq, ul. Ostrobramska 101, 04-041, Warsaw, Poland, A.Sobczyk@elka.pw.edu.pl
fYear :
2008
Firstpage :
1
Lastpage :
4
Abstract :
In the paper a local clock signal generator is presented. The structure was designed in regard to use it in GALS (Globally Asynchronous Locally Synchronous) architectures. The circuit was implemented in UMC (United Microelectronics Corporation) 90 nm CMOS technology. Performed post-layout electrical simulations shown that generated frequency can be efficiently controlled in different working conditions with relative error not grater than 13%.
Keywords :
"Clocks","Signal generators","Power dissipation","Circuits","Signal design","Microelectronics","CMOS technology","Energy consumption","Frequency synchronization","Process design"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems, 2008. DDECS 2008. 11th IEEE Workshop on
Print_ISBN :
978-1-4244-2276-0
Type :
conf
DOI :
10.1109/DDECS.2008.4538747
Filename :
4538747
Link To Document :
بازگشت