DocumentCode :
3629639
Title :
Optimisation of applications for FPGAs with PowerPC processor using priced timed automata
Author :
Jan Krakora;Zdenek Hanzalek
Author_Institution :
Czech Technical University in Prague, Faculty of Electrical Engineering, Department of Control Engineering Karlovo n?m?st? 13, Prague 2, 121 35, Czech Republic
fYear :
2008
fDate :
6/1/2008 12:00:00 AM
Firstpage :
1698
Lastpage :
1703
Abstract :
Some digital signal processing applications can be executed faster by moving parts of application implementation into hardware. Platforms, like Xilinx Virtex-4 4VFX12, allow a user to run software in embedded processor and offload computations to the set of hardware modules. The article deals with optimal schedule synthesis techniques for tasks executed on such platform using priced timed automata and UPPAAL CORA tool. It shows a schedule synthesis techniques minimising makespan or sum of completion times criterion. Moreover, it presents a synthesis methodology considering a fraction of resource capacity, called resource budget and maximization of processor utilization for tasks with bounded period. Case studies and FPGA experiments are finally presented.
Keywords :
"Field programmable gate arrays","Automata","Application software","Hardware","Optimal scheduling","Digital signal processing","Embedded software","Embedded computing","Signal synthesis","Processor scheduling"
Publisher :
ieee
Conference_Titel :
Industrial Electronics, 2008. ISIE 2008. IEEE International Symposium on
ISSN :
2163-5137
Print_ISBN :
978-1-4244-1665-3
Electronic_ISBN :
2163-5145
Type :
conf
DOI :
10.1109/ISIE.2008.4677067
Filename :
4677067
Link To Document :
بازگشت