DocumentCode :
3630044
Title :
FPGA Generators of Combinatorial Configurations in a Linear Array Model
Author :
Zbigniew Kokosinski;Pawel Halesiak
Author_Institution :
Fac. of Electr. & Comput. Eng., Cracow Univ. of Technol., Krakow, Poland
fYear :
2008
Firstpage :
223
Lastpage :
227
Abstract :
In this paper we describe hardware implementations of generators of combinatorial objects. For implementation several systolic algorithms were selected that generate combinatorial configurations in a linear array model. The algorithms generate such objects as combinations, combinations with repetitions, t-ary trees, partitions, and variations with repetitions. The generators were implemented in VHLD with Xilinx Foundation ISE software and tested on Digilent development boards with Xilinx FPGAs. Implementation data obtained for various input parameters and FPGA devices are given.
Keywords :
"Field programmable gate arrays","Partitioning algorithms","Concurrent computing","Algorithm design and analysis","Distributed computing","Hardware","Testing","Computational modeling","Counting circuits","Distributed power generation"
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Computing, 2008. ISPDC ´08. International Symposium on
Print_ISBN :
978-0-7695-3472-5
Type :
conf
DOI :
10.1109/ISPDC.2008.48
Filename :
4724250
Link To Document :
بازگشت