DocumentCode :
3631143
Title :
Beyond logic synthesis
Author :
P. Estrada
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
fYear :
1993
Firstpage :
80
Lastpage :
83
Abstract :
Synthesis is the enabling technology and foundation of High-Level Design (HLD), the third generation of Electronic Design Automation (EDA). In simple terms, synthesis uses a functional specification and user constraints to automatically generate an optimized gate-level description. The more complete the synthesis tool, the more it takes care of implementation details, leaving designers to more quickly add value at higher levels of abstraction. While synthesis really began as logic optimization, hence the name "logic synthesis", Synopsys provides capabilities far beyond the scope of logic optimization. Today these include RTL synthesis, architectural synthesis, and floorplan management. Synopsys is also exploring multiple-cycle optimization which can move the designer to a behavioral level of abstraction. The remainder of this document describes the various types of synthesis, their requirements, and their value to a designer.
Keywords :
"Design optimization","Libraries","Logic design","Timing","Silicon","Electronic design automation and methodology","Field programmable gate arrays","Constraint optimization","Solids","Algorithm design and analysis"
Publisher :
ieee
Conference_Titel :
WESCON/´93. Conference Record,
ISSN :
1095-791X
Print_ISBN :
0-7803-9970-6
Type :
conf
DOI :
10.1109/WESCON.1993.488413
Filename :
488413
Link To Document :
بازگشت