DocumentCode :
3631545
Title :
Experience in Virtual Testing of RSD cyclic A/D converters
Author :
Miloslav Kubar;Ondrej Subrt;Pravoslav Martinek;Jiri Jakovenko
Author_Institution :
ASICentrum, Prague, Czech Republic
fYear :
2009
Firstpage :
178
Lastpage :
181
Abstract :
This paper deals with the ADC non-linearity extraction using a newly developed Virtual Testing Environment (VTE). The VTE proposed is built on Verilog-A implementation of the Servo-Loop unit fully integrated into Cadence design environment. The Servo-Loop method used is aimed at the nonlinearity extraction of static ADC transfer curve; in this paper, we prove an advanced Servo-Loop version focusing on behavioral and transistor-level example of the Residual Signed Digit (RSD) cyclic A/D converter design. Powerful capabilities of the proposed VTE were successfully confirmed by a large set of behavioral and transistor-level simulations in Spectre.
Keywords :
"Circuit simulation","Hardware design languages","Acceleration","Integrated circuit testing","Digital integrated circuits","Logic","Histograms","Integrated circuit synthesis","Iterative algorithms","Feedback loop"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems, 2009. DDECS ´09. 12th International Symposium on
Print_ISBN :
978-1-4244-3341-4
Type :
conf
DOI :
10.1109/DDECS.2009.5012123
Filename :
5012123
Link To Document :
بازگشت