DocumentCode :
3631665
Title :
A Modeling and exploration framework for interconnect network design in the nanometer era
Author :
Ajay Joshi;Fred Chen;Vladimir Stojanovic
Author_Institution :
Department of EECS, Massachusetts Institute of Technology, Cambridge, USA
fYear :
2009
Firstpage :
91
Lastpage :
91
Abstract :
As we approach serious scaling roadblocks in the next few process nodes, it is imperative to identify new emerging technologies that can complement or supplant CMOS in the future. We present an integrated cyclic approach to explore new interconnect technologies in the nanometer era for manycore systems, where on-chip interconnects are jointly optimized at all the levels in the design hierarchy to develop a complete interconnect solution - from interconnect technology to network topology.
Keywords :
"Integrated circuit interconnections","Space technology","Throughput","Copper","CMOS technology","Power system interconnection","System-on-a-chip","Network-on-a-chip","Integrated circuit technology","Power system modeling"
Publisher :
ieee
Conference_Titel :
Networks-on-Chip, 2009. NoCS 2009. 3rd ACM/IEEE International Symposium on
Print_ISBN :
978-1-4244-4142-6
Type :
conf
DOI :
10.1109/NOCS.2009.5071454
Filename :
5071454
Link To Document :
بازگشت