DocumentCode :
3631799
Title :
New approaches for the reconfiguration of two-dimensional VLSI arrays using time-redundancy
Author :
S. Yurttas;F. Lombardi
Author_Institution :
Dept. of Comput. Sci., Texas A&M Univ., College Station, TX, USA
fYear :
1988
fDate :
6/10/1905 12:00:00 AM
Firstpage :
212
Lastpage :
221
Abstract :
Two novel approaches are presented in which no spare cells are used. They are based on the full processing utilization of fault-free cells by exploiting the single-product-step of a systolic array. This results in a reconfigured array with no degradation of computational speed. The basic principles of the time-redundancy technique are discussed, with particular emphasis on the selection and allocation processes for finding the reconfiguration-solution in real-time. The first approach is based on a distributed execution of the reconfiguration process. The immediate advantages of this approach are its simplicity of implementation and the fast execution time. The second approach is based on a more complex reconfiguration procedure that accounts for an iterative execution of the first approach. Appropriate conditions for its correct execution are presented.
Keywords :
"Very large scale integration","Routing","Runtime","Signal processing algorithms","Systolic arrays","Degradation","Multiprocessor interconnection networks","Redundancy","Computer science","Iterative methods"
Publisher :
ieee
Conference_Titel :
Real-Time Systems Symposium, 1988., Proceedings.
Print_ISBN :
0-8186-4894-5
Type :
conf
DOI :
10.1109/REAL.1988.51126
Filename :
51126
Link To Document :
بازگشت