DocumentCode :
3632082
Title :
Truncated gray-coded bit-plane matching based motion estimation and its hardware architecture
Author :
Anil Celebi;Orhan Akbulut;Oguzhan Urhan;Sarp Erturk
Author_Institution :
Elektronik ve Haberle?me M?hendisli?i B?l?m?, Kocaeli ?niversitesi, Turkey
fYear :
2009
fDate :
4/1/2009 12:00:00 AM
Firstpage :
692
Lastpage :
695
Abstract :
In this paper, an efficient low bit-depth representation based motion estimation approach which is particularly suitable for low-power mobile devices is proposed. Motion estimation is carried out using bit truncated gray-coded image pixels in the proposed approach. The hardware architecture of the proposed motion estimation method is also designed to show the effectiveness of the proposed approach. It is shown that the proposed approach provides improved motion estimation accuracy compared to the other bit-truncation based approaches. The proposed hardware architecture has low hardware complexity and consumes very low power compared to the 8-bits/pixel based hardware architectures thus, it can be easily integrated to the state of the art video encoders.
Keywords :
"Motion estimation","Hardware","Pixel","Design methodology"
Publisher :
ieee
Conference_Titel :
Signal Processing and Communications Applications Conference, 2009. SIU 2009. IEEE 17th
ISSN :
2165-0608
Print_ISBN :
978-1-4244-4435-9
Type :
conf
DOI :
10.1109/SIU.2009.5136490
Filename :
5136490
Link To Document :
بازگشت