DocumentCode :
3632725
Title :
Design and Implementation of a Radix-4 Complex Division Unit with Prescaling
Author :
Pouya Dormiani;Miloš D. Ercegovac;Jean-Michel Muller
Author_Institution :
Comput. Sci. Dept., Univ. of California at Los Angeles, Los Angeles, CA, USA
fYear :
2009
Firstpage :
83
Lastpage :
90
Abstract :
We present a design and implementation of a radix-4 complex division unit with prescaling of the operands. Specifically, we extend the treatment of the residual bound and errors due to the use of truncated redundant representation. The requirements for prescaling tables are simplified and a detailed specification of the table design is given. All principal components used in the design are described and the proposed optimizations are explained. The target platform for implementation was an Altera Stratix II FPGA for which we report timing and area requirements. For a precision of 36 bits, the implementation uses 1185 ALUTs, achieving a latency of 157 ns. The maximum clock frequency is 173.49 MHz.
Keywords :
"Signal processing algorithms","Computer science","USA Councils","Computer architecture","Process design","Design optimization","Field programmable gate arrays","Timing","Delay","Clocks"
Publisher :
ieee
Conference_Titel :
Application-specific Systems, Architectures and Processors, 2009. ASAP 2009. 20th IEEE International Conference on
ISSN :
1063-6862
Type :
conf
DOI :
10.1109/ASAP.2009.32
Filename :
5200014
Link To Document :
بازگشت