DocumentCode :
3632741
Title :
Novel design evaluation engine for A/D converters
Author :
Jan Zidek;Ondrej Subrt;Pravoslav Martinek
Author_Institution :
Department of Circuit Theory FEE CTU Prague, Technick? 2, 166 27, Czech Republic
fYear :
2009
fDate :
7/1/2009 12:00:00 AM
Firstpage :
240
Lastpage :
243
Abstract :
Environment for testing analog-to-digital converters is presented in this article. It is a novel concept of powerful engine suitable for design and verification of generic type ADCs in Mentor Graphics IC Studio software. Source code of each block of the design is written in Verilog-A which offers relatively effortless portability on different design systems (e.g. Cadence). This approach brings to IC design engineers easy to use supportive tool. The core of our proposal is based on Servo- Loop with improved search algorithm. The simulation outputs are curves of static INL and DNL. A part of article deals with the example of simple Flash ADC testing.
Keywords :
"Engines","Circuit simulation","Computational modeling","Open source software","Circuit testing","Signal processing algorithms","Hardware design languages","Software design","Convergence","Analog-digital conversion"
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics, 2009. PRIME 2009. Ph.D.
Print_ISBN :
978-1-4244-3733-7
Type :
conf
DOI :
10.1109/RME.2009.5201352
Filename :
5201352
Link To Document :
بازگشت