DocumentCode :
3633079
Title :
Designing Energy-Efficient Low-Diameter On-Chip Networks with Equalized Interconnects
Author :
Ajay Joshi;Byungsub Kim;Vladimir Stojanovic
Author_Institution :
Dept. of EECS, Massachusetts Inst. of Technol., Cambridge, MA, USA
fYear :
2009
Firstpage :
3
Lastpage :
12
Abstract :
In a power and area constrained multicore system, the on-chip communication network needs to be carefully designed to maximize the system performance and programmer productivity while minimizing energy and area. In this paper, we explore the design of energy-efficient low-diameter networks (flattened butterfly and Clos) using equalized on-chip interconnects. These low-diameter networks are attractive as they can potentially provide uniformly high throughput and low latency across various traffic patterns, but require efficient global communication channels. In our case study, for a 64-tile system, the use of equalization for the wire channels in low-diameter networks provides 2x reduction in power with no loss in system performance compared to repeater-inserted wire channels. The use of virtual channels in routers further reduces the power of the network by 25-50% and wire area by 2x.
Keywords :
"Energy efficiency","Network-on-a-chip","Wire","Power system interconnection","System performance","Multicore processing","System-on-a-chip","Communication networks","Programming profession","Productivity"
Publisher :
ieee
Conference_Titel :
High Performance Interconnects, 2009. HOTI 2009. 17th IEEE Symposium on
ISSN :
1550-4794
Type :
conf
DOI :
10.1109/HOTI.2009.13
Filename :
5238687
Link To Document :
بازگشت