DocumentCode :
3633799
Title :
Frugal IP lookup based on a parallel search
Author :
Zoran Cica;Aleksandra Smiljanic
Author_Institution :
School of Electrical Engineering, Belgrade University, Serbia
fYear :
2009
Firstpage :
1
Lastpage :
6
Abstract :
Lookup function in the IP routers has always been a topic of a great interest since it represents a potential bottleneck in improving Internet router´s capacity. IP lookup stands for the search of the longest matching prefix in the lookup table for the given destination IP address. The lookup process must be fast in order to support increasing port bit-rates and the number of IP addresses. The lookup table updates must be also performed fast because they happen frequently. In this paper, we propose a new algorithm based on the parallel search implemented on the FPGA chip that finds the next hop information in the external memory. The lookup algorithm must support both the existing IPv4 protocol, as well as the future IPv6 protocol. We analyze the performance of the designed algorithm, and compare it with the existing lookup algorithms. Our proposed algorithm allows a fast search because it is parallelized within the FPGA chip. Also, it utilizes the memory more efficiently than other algorithms because it does not use the resources for the empty subtrees. The update process that the proposed algorithm performs is as fast as the search process. The proposed algorithm will be implemented and analyzed for both IPv4 and IPv6. It will be shown that it supports IPv6 effectively.
Keywords :
"Internet","Table lookup","Field programmable gate arrays","Algorithm design and analysis","Processor scheduling","Performance analysis","Routing protocols","Delay","Cams","Associative memory"
Publisher :
ieee
Conference_Titel :
High Performance Switching and Routing, 2009. HPSR 2009. International Conference on
ISSN :
2325-5552
Electronic_ISBN :
2325-5560
Type :
conf
DOI :
10.1109/HPSR.2009.5307435
Filename :
5307435
Link To Document :
بازگشت