DocumentCode :
3633984
Title :
Low power discontinous-time comparator
Author :
Valentin Chesaru;Cristian Neacsu;Claudius Dan;Mircea Bodea
Author_Institution :
O2Micro, Romania, Blvd. Vasile Milea nr. 2F, Bucharest, Romania
Volume :
2
fYear :
2009
Firstpage :
507
Lastpage :
510
Abstract :
This paper presents the design of a low power discontinuous time comparator. The designed comparator can be used in any circuit to decrease power consumption in stand-by mode. The design is based on a simple and efficient idea: while the comparator is in shut-down mode, its previous state is stored in a latch. This idea can be easily applied to any ldquoalready designedrdquo discontinuous - time comparator.
Keywords :
"Radio frequency","Hysteresis","Equations","Threshold voltage","Logic","Energy consumption","Latches","Digital circuits","Switches","Electronic circuits"
Publisher :
ieee
Conference_Titel :
Semiconductor Conference, 2009. CAS 2009. International
ISSN :
1545-827X
Print_ISBN :
978-1-4244-4413-7
Electronic_ISBN :
2377-0678
Type :
conf
DOI :
10.1109/SMICND.2009.5336664
Filename :
5336664
Link To Document :
بازگشت