Title :
Fast Cycle-Accurate Interpreted Simulation
Author :
Zdenek Prikryl;Karel Masarík;Tomá Hruka;Adam Husár
Author_Institution :
Fac. of Inf. Technol., Brno Univ. of Technol., Brno, Czech Republic
Abstract :
The area of hardware/software co-design deals with the design of ASIPs (Application Specific Instruction-set Processors) because they often create the core of an embedded system. Embedded systems with ASIPs are designed for a given task and they have to fulfill several criteria like power consumption, chip size, etc. The success of the design phase is closely related to the existence of good design tools, i.e. tools for ASIP programming and simulation. The simulation itself is very important, because with it we can verify and validate an ASIP design. For this purpose, ASIPs are described using an architecture description language that allows generating the design tools in an automatic way. In this article, we focus on presenting the principles which are used in our fast cycle-accurate interpreted simulator. Beside the simulation speed, we also focus on equivalence assurance between an ASIP simulator and its hardware realization.
Keywords :
"Application specific processors","Architecture description languages","Embedded system","Decoding","Discrete event simulation","Microarchitecture","Automata","Hardware design languages","Microprocessors","Software testing"
Conference_Titel :
Microprocessor Test and Verification (MTV), 2009 10th International Workshop on
Print_ISBN :
978-1-4244-6479-1
DOI :
10.1109/MTV.2009.11