DocumentCode :
3635917
Title :
A full duplex implementation of Internet Protocol version 4 in an FPGA device
Author :
Paulo C?sar C. de Aguirre;Lucas Teixeira;Cr?stian M?ller;Fernando Lu?s Herrmann;Leandro Z. Pieper;Josu? de Freitas;Gustavo Dessbesell;Jo?o Baptista Martins
Author_Institution :
Electrical Engineers Course - Microelectronics Group, Federal University of Santa Maria, Brazil
fYear :
2010
fDate :
3/1/2010 12:00:00 AM
Firstpage :
159
Lastpage :
162
Abstract :
This paper describes an implementation in hardware of Internet Protocol version 4. Routing and addressing features were integrated with Network Interfaces and synthesized to a Stratix II FPGA device. Our work showed two implementations of a full duplex Internet Protocol version 4. The first implementation consists in a Reference design and the second uses the same design but with more buffer space. We present the advantages and disadvantages of each implementation and also compare in terms of throughput, frame loss rate and power dissipation. The implementation with more buffer space presents a better performance in frame loss rate but it dissipates more power than the Reference design. Both implementations presented similar results for throughput tests.
Keywords :
"Internet","Protocols","Field programmable gate arrays","Throughput","Hardware","Routing","Network interfaces","Network synthesis","Power dissipation","Performance loss"
Publisher :
ieee
Conference_Titel :
Programmable Logic Conference (SPL), 2010 VI Southern
Print_ISBN :
978-1-4244-6309-1
Type :
conf
DOI :
10.1109/SPL.2010.5483020
Filename :
5483020
Link To Document :
بازگشت