Title :
Wrapper design for a CDMA bus in SOC
Author :
T. Nikolić;M. Stojčev;Z. Stamenković
Author_Institution :
Faculty of Electronic Engineering, University of Nis, Nis, Serbia
fDate :
4/1/2010 12:00:00 AM
Abstract :
The research conducted in this paper is aimed at developing a CDMA shared bus as the efficient communication architecture for SOC. The main benefits of using this technique relate to reduction of the number of wires on system bus which varies from 25% up to 81%, while the main disadvantage is increase of the latency of processor read and write operations. The structure of a CDMA wrapper as an interface logic between the shared bus and IP connecting to it is described. VHDL models of two wrapper types (master and slave) are developed and verified. Four different implementations of the CDMA coding technique are presented and realized in FPGA and ASIC technologies.
Keywords :
"Multiaccess communication","Protocols","Network-on-a-chip","Power system interconnection","Delay","Master-slave","Field programmable gate arrays","Application specific integrated circuits","Communication standards","System-on-a-chip"
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems (DDECS), 2010 IEEE 13th International Symposium on
Print_ISBN :
978-1-4244-6612-2
DOI :
10.1109/DDECS.2010.5491774