DocumentCode :
3636125
Title :
Efficient mapping of nondeterministic automata to FPGA for fast regular expression matching
Author :
Jan Kořenek;Vlastimil Košař
Author_Institution :
Brno University of Technology Bozetechova 2, 612 66 Brno, Czech Republic
fYear :
2010
fDate :
4/1/2010 12:00:00 AM
Firstpage :
54
Lastpage :
59
Abstract :
With the growing number of viruses and network attacks, Intrusion Detection Systems have to match a large set of regular expressions at multi-gigabit speed to detect malicious activities on the network. Many algorithms and architectures have been designed to accelerate pattern matching, but most of them can be used only for strings or a small set of regular expressions. We propose new NFA-Split architecture, which reduces the amount of consumed FPGA resources in order to match larger set of regular expressions at multi-gigabit speed. The proposed reduction uses model of nondeterministic and deterministic automaton for effective mapping of regular expressions to FPGA. A new algorithm is designed to split the nondeterministic automaton transition table in order to map a part of the table into memory. The algorithm can place more than 49% of transition table to memory, which reduces the amount of look-up tables by more than 43% and flip-flops by more than 38% for all selected sets of regular expressions. Moreover, a sparse transition table is mapped to memory with overlapped rows, which enables to store the table in a highly compact form.
Keywords :
"Automata","Field programmable gate arrays","Intrusion detection","Pattern matching","Hardware","Algorithm design and analysis","Acceleration","Viruses (medical)","Logic","Flip-flops"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems (DDECS), 2010 IEEE 13th International Symposium on
Print_ISBN :
978-1-4244-6612-2
Type :
conf
DOI :
10.1109/DDECS.2010.5491816
Filename :
5491816
Link To Document :
بازگشت