DocumentCode :
3636493
Title :
Advanced ESD power clamp design for SOI FinFET CMOS technology
Author :
Steven Thijs;David Trémouilles;Dimitri Linten;Natarajan Mahadeva Iyer;Alessio Griffoni;Guido Groeseneken
Author_Institution :
imec, Kapeldreef 75, B-3001 Leuven, Belgium
fYear :
2010
fDate :
6/1/2010 12:00:00 AM
Firstpage :
43
Lastpage :
46
Abstract :
Two novel ESD power clamp design techniques for SOI FinFET CMOS technology are reported. First, a layout improvement technique is discussed for stacked gated diodes, which reduces the required area for a given ESD robustness and at the same time reduces the on-resistance of the clamp. Secondly, circuit design techniques are used to convert a standard RC-triggered active ESD clamp into a bi-directional design, thereby alleviating the need for a separate reverse protection diode. The concepts can be applied for planar SOI as well.
Keywords :
"CMOS technology","Electrostatic discharge","Clamps","FinFETs","Silicon on insulator technology","Diodes","Protection","Robustness","Circuits","Voltage"
Publisher :
ieee
Conference_Titel :
IC Design and Technology (ICICDT), 2010 IEEE International Conference on
ISSN :
2381-3555
Print_ISBN :
978-1-4244-5773-1
Type :
conf
DOI :
10.1109/ICICDT.2010.5510299
Filename :
5510299
Link To Document :
بازگشت