DocumentCode :
3636607
Title :
Implementation of a radix 2/sup n/ multiplier using high performance logic
Author :
S. Ozev;A. Altinordu;G. Dundar
Author_Institution :
Dept. of Electr. & Electron. Eng., Bogazici Univ., Istanbul, Turkey
Volume :
1
fYear :
1996
Firstpage :
469
Abstract :
In this study, a 16/spl times/16 bit radix 2/sup n/ multiplier was implemented using high performance logic. The design was done in a bottom-up style, where the performance of each block in the corresponding hierarchy was optimized starting from the transistor level. The performance of the radix 2/sup n/ multiplier was compared with some existing multipliers.
Keywords :
"Logic","Adders","Added delay","Propagation delay","Circuits","Heart","Pipeline processing","Indium tin oxide","Clocks","Equations"
Publisher :
ieee
Conference_Titel :
Electrotechnical Conference, 1996. MELECON ´96., 8th Mediterranean
Print_ISBN :
0-7803-3109-5
Type :
conf
DOI :
10.1109/MELCON.1996.551581
Filename :
551581
Link To Document :
بازگشت