DocumentCode :
3637081
Title :
SRAM design in fully-depleted SOI technology
Author :
Borivoje Nikolic;Changhwan Shin;Min Hee Cho;Xin Sun;Tsu-Jae King Liu;Bich-Yen Nguyen
Author_Institution :
Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA 94720 USA
fYear :
2010
Firstpage :
1707
Lastpage :
1710
Abstract :
Continued increase in variability is a challenge for SRAM scaling into sub-22nm nodes, and presents an opportunity for the introduction of alternate technologies. In this work, the performance and threshold-voltage variability of vertical SOI finFETs are compared against those of planar fully depleted (FD) SOI MOSFETs with thin buried oxide, and are presented as an alternative to planar bulk CMOS. Analytical modeling derived from 3D device simulations is used to estimate six-transistor SRAM cell performance and yield metrics.
Keywords :
"Random access memory","MOSFETs","CMOS technology","FinFETs","Analytical models","Resource description framework","Circuits","Transistors","Electrostatics","Doping"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), Proceedings of 2010 IEEE International Symposium on
Print_ISBN :
978-1-4244-5308-5
Type :
conf
DOI :
10.1109/ISCAS.2010.5537520
Filename :
5537520
Link To Document :
بازگشت