Title :
Low leakage and low variability Ultra-Thin Body and Buried Oxide (UT2B) SOI technology for 20nm low power CMOS and beyond
Author :
F. Andrieu;O. Weber;J. Mazurier;O. Thomas;J-P. Noel;C. Fenouillet-Béranger;J-P. Mazellier;P. Perreau;T. Poiroux;Y. Morand;T. Morel;S. Allegret;V. Loup;S. Barnola;F. Martin;J-F. Damlencourt;I. Servin;M. Cassé;X. Garros;O. Rozeau;M-A. Jaud;G.
Author_Institution :
CEA-LETI Minatec, 17 rue des Martyrs, 38054 Grenoble Cedex 9, France
Abstract :
We fabricated CMOS devices on Ultra-Thin Boby and Buried Oxide SOI wafers using a single mid-gap gate stack. Excellent global, local and intrinsic VT-variability performances are obtained (AVT=1.45mV.µm). This leads to 6T-SRAM cells with good characteristics down to VDD=0.5V supply voltage and with excellent Static Noise Margin (SNM) dispersion across the wafer (σSNM<SNM/6) down to VDD=0.7V. We also demonstrate ultra-low leakage (<0.5pA/µm) on UT2B devices at LG= 30nm by source/back biasing thanks to a low gate current and Gate Induced Drain Lowering (GIDL).
Keywords :
"Logic gates","MOS devices","Substrates","Random access memory","Dispersion","Transistors","CMOS integrated circuits"
Conference_Titel :
VLSI Technology (VLSIT), 2010 Symposium on
Print_ISBN :
978-1-4244-5451-8
DOI :
10.1109/VLSIT.2010.5556122