Title :
Testable path delay fault cover for sequential circuits
Author :
A. Krstic;S.T. Chakradhar; Kwang-Ting Cheng
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Abstract :
We present an algorithm for identifying a set of faults that do not have to be targeted by a sequential delay test generator. These faults either cannot independently affect the performance of the circuit or no test can be generated for them. To find such faults, our methodology takes advantage of the sequential behavior of the circuit as well as of the information about uncontrollable signals in the sequential circuit. It can handle sequential circuits described as two- or multi-level netlists. The outcome of applying our methodology is reduced delay test generation effort and smaller test set. We present experimental results on several ISCAS 89 benchmark circuits demonstrating that a large number of path delay faults in these circuits either cannot or does not have to be examined for delay defects.
Keywords :
"Circuit testing","Sequential analysis","Delay","Circuit faults","Sequential circuits","Combinational circuits","Fault diagnosis","Electrical fault detection","Fault detection","Manufacturing"
Conference_Titel :
Design Automation Conference, 1996, with EURO-VHDL ´96 and Exhibition, Proceedings EURO-DAC ´96, European
Print_ISBN :
0-8186-7573-X
DOI :
10.1109/EURDAC.1996.558208